Skip navigation

Please use this identifier to cite or link to this item: http://10.10.120.238:8080/xmlui/handle/123456789/673
Title: Leakage power attack resilient Schmitt trigger based 12T symmetric SRAM cell
Authors: Naz S.F.
Shah A.P.
Gupta N.
Keywords: Hardware security
Leakage power analysis
Schmitt trigger
Side channel attack
SRAM
Issue Date: 2023
Publisher: Elsevier Ltd
Abstract: In this paper, a new 12T Schmitt trigger based SRAM cell is proposed in 40 nm technology. The proposed SRAM cell is resilient to leakage power attack (LPA), which is one of the main concern in side-channel attack (SCA). The proposed SRAM cell is designed by incorporating two more transistors to the Schmitt Trigger based 10T SRAM cell and is having equal leakage current when the storage node (Q) is storing 0 and 1, thereby achieving the overall distribution overlap percentage of 97.5% as compared to 0.09% of overlap in case of Schmitt Trigger based 10T SRAM. The Hold Static Noise Margin (HSNM), Read Static Noise Margin (RSNM) and Write Margin (WM) of the proposed design are also increased by 38.14%, 58.11% and 20.29% respectively as compared to 6T. Moreover, the WTP of the LPAR 12T is 1.07× greater as compared to the conventional 6T SRAM cell. © 2023 Elsevier Ltd
URI: https://dx.doi.org/10.1016/j.mejo.2023.105888
http://localhost:8080/xmlui/handle/123456789/673
ISSN: 0026-2692
Appears in Collections:Journal Article

Files in This Item:
There are no files associated with this item.
Show full item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.