Skip navigation

Please use this identifier to cite or link to this item: http://10.10.120.238:8080/xmlui/handle/123456789/766
Full metadata record
DC FieldValueLanguage
dc.rights.licenseAll Open Access, Hybrid Gold-
dc.contributor.authorShah A.P.en_US
dc.contributor.authorWaltl M.en_US
dc.date.accessioned2023-11-30T08:47:57Z-
dc.date.available2023-11-30T08:47:57Z-
dc.date.issued2021-
dc.identifier.issn0894-3370-
dc.identifier.otherEID(2-s2.0-85099333096)-
dc.identifier.urihttps://dx.doi.org/10.1002/jnm.2854-
dc.identifier.urihttp://localhost:8080/xmlui/handle/123456789/766-
dc.description.abstractAltering the performance of single transistors and integrated circuits at nominal operating conditions over time, as well as soft errors, are serious reliability issues for integrated CMOS circuits, especially when used in space applications. In principle, the effect of soft errors becomes even more critical if the circuit performance degrades over time. To address this detrimental behavior, the impact of performance degradation due to NBTI on the soft error susceptibility of integrated circuits is analyzed thoroughly. For this, we analyze the critical charge sensitivity of the two-input NAND gate and NOR gate for different operating temperatures at stress times up to 3 years. The results show that the critical charge decreases with the temperature and strongly depends on the input states. Next, we validate the results employing the c17 ISCAS'85 benchmark suite, employing the PTM model with the HSPICE to estimate the soft error at the sensitive nodes. The critical charge is observed to be sensitive to the selected supply voltage and device temperature and thus provides a good measure for the soft error susceptibility with respect to NBTI at various operation conditions. © 2021 The Authors. International Journal of Numerical Modelling: Electronic Networks, Devices and Fields published by John Wiley & Sons Ltd.en_US
dc.language.isoenen_US
dc.publisherJohn Wiley and Sons Ltden_US
dc.sourceInternational Journal of Numerical Modelling: Electronic Networks, Devices and Fieldsen_US
dc.subjectcircuit simulationen_US
dc.subjectISCAS'85 benchmark circuiten_US
dc.subjectNBTIen_US
dc.subjectreliabilityen_US
dc.subjectsoft erroren_US
dc.titleImpact of negative bias temperature instability on single event transients in scaled logic circuitsen_US
dc.typeJournal Articleen_US
Appears in Collections:Journal Article

Files in This Item:
There are no files associated with this item.
Show simple item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.