Skip navigation

Please use this identifier to cite or link to this item: http://10.10.120.238:8080/xmlui/handle/123456789/765
Full metadata record
DC FieldValueLanguage
dc.contributor.authorShah A.P.en_US
dc.contributor.authorGupta N.en_US
dc.contributor.authorWaltl M.en_US
dc.date.accessioned2023-11-30T08:47:57Z-
dc.date.available2023-11-30T08:47:57Z-
dc.date.issued2021-
dc.identifier.issn0925-1030-
dc.identifier.otherEID(2-s2.0-85112609666)-
dc.identifier.urihttps://dx.doi.org/10.1007/s10470-021-01924-w-
dc.identifier.urihttp://localhost:8080/xmlui/handle/123456789/765-
dc.description.abstractCMOS circuits based on scaled transistors are typically more susceptible to soft errors caused by energetic particles in the radiation environment than circuits employing their large-area counterparts. In this paper, a soft error tolerant latch built on a Schmitt trigger, which is entirely realized with NMOS transistors with an additional voltage booster, which we refer to as NST-VB, is proposed. To evaluate the circuits’ radiation resilience, we identify the most sensitive nodes by analyzing the critical charges at the various latches’ internal sensitive nodes. We also examine the linear energy transfer (LET) of the essential latches and observe that the NST-VB latch has an improved LET of 0.386MeVcm2/mg as compared to 0.231MeVcm2/mg and 0.365MeVcm2/mg for unhardened latch and ST latch, respectively. For the process variation analysis, we further examined 5k Monte Carlo simulations to analyze the impact of device variability on our design and observe that the proposed NST-VB latch has 1.96 × less variability critical voltage concerning the ST latch. Further, the logic flipping probability for NST-VB latch is 48.32% compared to 53.04% for ST latch. Also, the critical charge to power delay area product ratio (QPAR) is calculated and evaluated for the proposed latch’s effectiveness compared to other considered latches. © 2021, The Author(s), under exclusive licence to Springer Science+Business Media, LLC, part of Springer Nature.en_US
dc.language.isoenen_US
dc.publisherSpringeren_US
dc.sourceAnalog Integrated Circuits and Signal Processingen_US
dc.subjectRadiation hardened latchen_US
dc.subjectRobust designen_US
dc.subjectSingle event transienten_US
dc.subjectsoft errorsen_US
dc.subjectTransient faultsen_US
dc.titleHigh-performance radiation hardened NMOS only Schmitt Trigger based latch designsen_US
dc.typeJournal Articleen_US
Appears in Collections:Journal Article

Files in This Item:
There are no files associated with this item.
Show simple item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.