Skip navigation

Please use this identifier to cite or link to this item: http://10.10.120.238:8080/xmlui/handle/123456789/541
Full metadata record
DC FieldValueLanguage
dc.contributor.authorJain A.en_US
dc.contributor.authorLaxmi V.en_US
dc.contributor.authorTripathi M.en_US
dc.contributor.authorGaur M.S.en_US
dc.contributor.authorBishnoi R.en_US
dc.date.accessioned2023-11-30T08:40:59Z-
dc.date.available2023-11-30T08:40:59Z-
dc.date.issued2019-
dc.identifier.issn0920-8542-
dc.identifier.otherEID(2-s2.0-85067080497)-
dc.identifier.urihttps://dx.doi.org/10.1007/s11227-019-02915-5-
dc.identifier.urihttp://localhost:8080/xmlui/handle/123456789/541-
dc.description.abstractThe paradigm of computing has shifted from computation-centric to communication-centric designs. Network-on-chip has emerged as an alternative interconnect mechanism for future multi-core designs. Transistor integration is approaching its limit, and this increases the susceptibility of the interconnects toward failures. Research efforts are directed toward improving the fault tolerance of these interconnects. Fault-tolerant routing such as segment-based and up*/down* are static by nature and require reconfiguration to circumvent failures. Failures may disrupt the connectivity of the network, and new routing instance needs to be configured in case old routing instance is unable to offer full connectivity. In this paper, we identify nodes affected by the failures and propose an extended scalable routing reconfiguration, called S2DIO. It performs reconfiguration of affected nodes by taking N2 cycles for N× N mesh network, whereas state-of-the-art (ARIADNE) consumes N4 cycles. Instead of routing tables, we employ logic-based routing and achieve significant improvements, i.e., 30.7 % in terms of area and 29 % in terms of power overhead for a 16 × 16 mesh router. A novel algorithm for computation of new logic-based routing bits is also proposed in this paper. Our reconfiguration (S2DIO) improves average flit latency up to 32 % and throughput up to 19% for single-link failure in 8 × 8 2D mesh network-on-chip. © 2019, Springer Science+Business Media, LLC, part of Springer Nature.en_US
dc.language.isoenen_US
dc.publisherSpringer New York LLCen_US
dc.sourceJournal of Supercomputingen_US
dc.subjectFault toleranceen_US
dc.subjectNetwork-on-chipen_US
dc.subjectReconfigurationen_US
dc.subjectRouting algorithmen_US
dc.titleS2DIO: an extended scalable 2D mesh network-on-chip routing reconfiguration for efficient bypass of link failuresen_US
dc.typeJournal Articleen_US
Appears in Collections:Journal Article

Files in This Item:
There are no files associated with this item.
Show simple item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.