Skip navigation

Please use this identifier to cite or link to this item: http://10.10.120.238:8080/xmlui/handle/123456789/519
Title: BTI and Soft-Error Tolerant Voltage Bootstrapped Schmitt Trigger Circuit
Authors: Gupta N.
Shah A.P.
Vishvakarma S.K.
Keywords: BTI
circuit simulation
reliability
Schmitt trigger
soft error
Issue Date: 2021
Publisher: Institute of Electrical and Electronics Engineers Inc.
Abstract: This letter presents a novel BTI resilient voltage bootstrapped Schmitt trigger (VB-ST) circuit with improved noise margin, leakage power and rail-to-rail voltage. An only NMOS transistor is used in the proposed VB-ST circuit, which helps to reduce the aging effect specially Negative Bias Temperature Instability (NBTI) on the circuit. The reliability of the circuit is mainly analyzed by using the critical charge and soft error rate ratio (SERR), which indicates that the critical charge and SERR of the VB-ST circuit are improved by 6.31 × and reduced by 84.0%, respectively as compared to the CMOS circuit at 0.4V supply voltage. For the reliable and robust proposed circuit design, the quality factor (QF) is used as a performance metric and observed that the proposed circuit has 144 × improved QF as compared to the CMOS circuit. © 2020 IEEE.
URI: https://dx.doi.org/10.1109/TDMR.2021.3052141
http://localhost:8080/xmlui/handle/123456789/519
ISSN: 1530-4388
Appears in Collections:Journal Article

Files in This Item:
There are no files associated with this item.
Show full item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.