Skip navigation

Please use this identifier to cite or link to this item: http://10.10.120.238:8080/xmlui/handle/123456789/227
Title: Energy Efficient, Hamming Code Technique for Error Detection/Correction Using In-Memory Computation
Authors: Mythrai
Pragna
Kavitha K.
Singh P.
Shah A.P.
Vishwakarma S.K.
Reniwal B.S.
Keywords: Hamming code
In-Memory Computing
SRAM
Von-Neumann Architecture
XOR
Issue Date: 2021
Publisher: Institute of Electrical and Electronics Engineers Inc.
Abstract: In this work, for the first time, we have proposed and implemented the In-memory computation (IMC) of Hamming code for redundant bit generation(encoding) and syndrome calculation(decoding) with two different design techniques 2 Bit X-or based Hamming code Design (2BxHCD) and Bit Specific X-or based Hamming code Design (BSxHCD) with the 8T static random-access memory (SRAM), in the standard 90nm CMOS technology. The key objective of the proposed techniques is reducing the latency and power consumption to increase the overall performance of the system. The latency of the proposed 2BxHCD and BSxHCD is 1.41× and 1.26× lower than the conventional design, respectively. In comparison to conventional design, power consumption is 6.52× and 3.07× less in proposed 2BxHCD and BSxHCD, respectively. Furthermore, energy consumption which is an important figure of merit (FoM) is 9.45× and 4.08× lower than the conventional Hamming code encoder design. © 2021 IEEE.
URI: https://dx.doi.org/10.1109/VDAT53777.2021.9601068
http://localhost:8080/xmlui/handle/123456789/227
ISBN: 978-1665419925
Appears in Collections:Conference Paper

Files in This Item:
There are no files associated with this item.
Show full item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.